

# **DOCUMENTATION OF ROUTING**

<u>Date: 13-Feb-2025</u> <u>Prepared by: Anik Balo</u>



# Contents

| outing                                            | 3  |
|---------------------------------------------------|----|
| Routing Objective:                                | 3  |
| Inputs of routing:                                | 3  |
| Output of routing:                                | 4  |
| Checklist before routing:                         | 4  |
| Checklist after routing:                          | 4  |
| Types of routing:                                 | 4  |
| Stages of routing:                                | 5  |
| Global Routing:                                   | 6  |
| Track Assignment:                                 | 7  |
| Detailed Routing/Nano Routing:                    | 7  |
| Detailed Routing Flow:                            | 8  |
| Search and Repair:                                | 8  |
| Timing-Driving Routing:                           | 8  |
| Signal Integrity (SI):                            | 9  |
| Two major effects duo to SI:                      | 9  |
| Signal Integrity (SI) Solutions:                  | 9  |
| Design For Manufacturing (DFM):                   | 10 |
| DFM: Via Optimization:                            | 11 |
| Post-Route Via Optimization, includes:            | 11 |
| These operations are required for:                | 11 |
| •Reliability:                                     | 11 |
| Electromigration:                                 | 11 |
| DFM: Wire Spreading:                              | 12 |
| Routing Command in different stages of innovus    | 12 |
| Different Command of routing stage for ICC2 tool: | 12 |
| Some Innovus routing attributes:                  | 13 |
| Some usefull Innovus commands related to routing: | 14 |
| Reference:                                        | 15 |

# **Routing**

Routing is the process of creating physical connections based on logical connectivity. Signal pins are connected by routing metal interconnects. Routed metal paths must meet timing, clock skew, max trans/cap requirements and physical DRC requirements.



## **Routing Objective:**

- Minimize the total wire length, vias, Routing area and congestion hotspots
- Complete the routing within the area of the design
- Skew requirements
- Open/Short circuit clean
- Routed paths must meet setup and hold timing margin
- DRVs max Capacitance/Transition must be under the limit
- Metal traces must meet foundry physical DRC requirements
- Layout geometries should meet current density specification

#### **Inputs of routing:**

- CTS optimized Database or Netlist, CTS DEF and SDC
- NDRs
- Timing libraries and Physical libraries
- Tech lef
- Captable or QRC tech file

## **Output of routing:**

- Design with completed interconnection and geometric layout of the nets
- Netlist
- SDC
- GDS file
- Routing DEF file with on opens and shorts
- Timing and Congestion report
- SPEF

#### **Checklist before routing:**

- Placement, CTS and optimization should be completed
- PG nets should be pre-routed
- Timing DRC and QoR of post CTS should be acceptable
- High fanout nets(HFNS) should not be greater than the specified limit
- Check for blocked PG port
- Checks for overlapping cells in the design
- Estimated congestion acceptable
- Check routability

## **Checklist after routing:**

- **DRC (Design Rule Check)**: Ensure there are no design rule violations.
- LVS (Layout vs. Schematic): Verify that the layout matches the schematic.
- **Timing Analysis**: Check for setup and hold time violations.
- Antenna Effects: Ensure there are no antenna violations.
- **Double Via Coverage**: Verify double via coverage for yield enhancement.
- **Signal Integrity**: Check for crosstalk and noise issues.
- Power Analysis: Ensure the power distribution network is robust.
- Thermal Analysis: Check for any potential thermal issues.
- **Shorts and Opens**: Ensure there are no shorts or open routes.
- Manufacturability Checks: Verify that the design is manufacturable without issues.

# Types of routing:

Usually there are three types of routing available:

- Pre-Routing: Also knows as power routing which comes under power planning
- Clock Routing: It can be done while building Clock Tree in CTS stage
- Signal Routing: It is the stage after CTS

# **Stages of routing:**

- Global Routing
- Track assignment
- Detailed Routing
- Search and repair



#### **Global Routing:**

In this stage, tool divides entire core area into global cells (gcells) and tries to find the shortest path from pin to pin as per the logical connectivity to route using gcells. While doing global routing tools tries to avoid routing over the routing blockages, and never touches the pre-routes (Power planning) and CTS nets.

- In placement stage tools identifies all routable path (scope of routing).
- Identifies shortest paths for the nets.
- For global routing tool doesn't consider DRCs (not DRC aware).
- In global routing it simply assigns metal layers to the nets.
- In this stage tool calculate congestion.
- For finding routing path tool majorly use Steiner tree and maze running algorithm.



Global Routing



Fig: Maze routing algorithm



Fig: Steiner tree routing algorithm

## **Track Assignment:**

During this stage, tool replaces the global routes with actual metals, and those actual metals have to follow DRC rules. Now those actual metals will get real DRC violations, signal integrity (SI) and timing violations. Those violations will be fixed in the succeeding stages.

- Routing tracks are assigned for each global route.
- Tracks are assigned in vertical and horizontal direction.
- Replaces all global routes with actual metal layers.
- Rerouting all overlapped wires.
- There will be many DRC, Signal integrity and timing related violations.

#### **Detailed Routing/Nano Routing:**

During this stage, tool take care of routing while dealing DRC violations and improves the signal integrity(SI). The tool divides entire block into multiple switch boxes or sboxes. Each switch box will carry multiple gcells. The switch box boundaries are aligned to the gcells.



- It creates the actual via and metal connections.
- It specifies the specific tracks for the interconnection, each layer has its own routing grid, rules.
- Violations created during the track assignment stage are fixed in this stage.
- The main goal is to complete all of the required interconnect without leaving open/short/spacing violation while maintaining minimum total area, wire length and meet timing constraints.



**Detail Routing** 

#### **Detailed Routing Flow:**

- Track Assignment (TA)
- DRC fixing inside a Global Routing Cell (GRC)
- Iterate to achieve a solution (default ~20 iteration)

## **Search and Repair:**

- Performed during detailed routing after the first iteration.
- Locate all the violations and reroute the affected area to fix violations.

## **Timing-Driving Routing:**

- Optimize critical paths
- Route critical nets first as most routing freedom at start.
- Use shortest paths possible
- Puts weighs on nets. Order of routing (priorities: e.g., Default Clock 50, others 2)
- Reduce resistance by widening the wire.
- For congested design need to set timing driven effort to low.



## **Signal Integrity (SI):**

## Signal Integrity during routing is synonymous with Crosstalk

- A switching signal may affect a neighboring net.
- The switching net is called the Aggressor.
- The affected net is called the Victim.

#### Two major effects duo to SI:

- Signal slow down:
  - When the aggressor and victim switch in opposite directions.
- Signal speed up:
  - When the aggressor and victim switch in the same direction.



## **Signal Integrity (SI) Solutions:**

• <u>Limit length of parallel nets:</u>



Spacing

## • Wire spreading:









Same layer (H) Adjacent layers (V)

• Upsize driver or buffer:



**Net ordering:** 



# **Design For Manufacturing (DFM):**

During route, apply additional design for manufacturing (DFM) and/or design for yield (DFY) rules:

- Via reduction
- Redundant via insertion
- Wire straightening
- Wire spreading







# **DFM: Via Optimization:**

## **Post-Route Via Optimization, includes:**

- Incremental routing for the minimization of vias.
- Replacement of single vias with multi-cut vias.

## These operations are required for:

- •Reliability:
- The ability to create reliable vias decreases with each process node. If a single via fails, it creates an open and the circuit is useless.
- Electromigration:
- Electromigration hazards are even more significant in vias, which are essentially long, narrow conductors.





## DFM: Wire Spreading:

#### Wire spreading achieves:

- Lower capacitance and better signal integrity.
- Lower susceptibility to shorts or opens due to random particle defects.

## **Routing Command in different stages of innovus**

#### Global routing in placement stage:

Command: route\_early\_global

#### Route in routing stage:

#### The commands for running a route with Nano Route are:

set db route design with timing driven true set db route design with si driven true route design

### Following detailed route wire optimization and timing optimization:

set db route design with timing driven false set db route design detail post route spread wire true set db route design detail use multi cut via effort high route design -wire opt set\_db route\_design\_with\_timing\_driven true opt design -post route -setup -hold

#### To achieve a high percentage of multi-cut vias:

set db route design concurrent minimize via count effort high set db route design detail use multi cut via effort high

#### To perform incremental routing (ECO routing):

set db route design with eco true route global detail

#### To check the design after routing:

report route // provide routing statistics report wires // provides wire statistics including wirelength time design -post route //check timing after routing check drc // Run a DRC check

## **Different Command of routing stage for ICC2 tool:**

#### Pre-route stage:

Create shield on the clock net to prevent cross talk: create shields \$net list Optimize clock using the global route from the placement stage: Clock opt-from global route opt

Global route considering placement and CTS:

Route global

Assign wire to the global route track defined in the technology:

Route\_track

#### **Route Stage:**

Detail route:

Route detail

Add multiple via (optional):

Add\_redundant\_vias

#### Post-route stage:

Remove routes with open or short connection:

Remove\_route -detail\_route -net \$et)list

Route the removed net properly:

Route\_eco

Optimize routing to solve DRC issues:

Route\_detail -incremental true -initial\_drc\_from\_input true

Optimize routing of the full design:

Route\_detail -incremental true

## **Some Innovus routing attributes:**

Detail route with timing optimization:

Route\_design\_with\_timing\_driven

Prevents crosstalk:

Route\_design\_with\_si\_driven

Spreading routing: (The router moves the wires without moving the vias)

Route design detail post route spread wire

Swaps single cut vias for multi-cut vias:

Route\_design\_detail\_post\_route\_swap\_via

Achieve high percentage of multi-cut vias:

Route design concurrent minimize via count effort

Route\_design\_detail\_use\_multi\_cut\_via\_effort

Perform incremental routing:

Route\_design\_with\_eco true

Avoid lithography problems during routing by avoiding certain routing patterns that might lead to the creation of lithography hotspots:

Route design with litho driven

Specifying iteration value for postroute optimization:

Route design detail end iteration

Specifies that pins are allowed as feedthrough:

Route design allow pin as feedthru

Specifies the preferred trim metal grid for Nanorouterouter to use:

Route\_design\_with\_trim\_metal

Enclosed via geometries completely inside std cell pins:

Route\_design\_with\_via\_in\_pin

### Specifies the effort levels for adding via pillars:

Route\_detail\_post\_route\_via\_piller\_effort

Skip the prerouted nets:

set\_route\_attributes -nets @PREROUTED -skip\_routing true

Route only the selected nets:

set db route design selected net only true

## Some usefull Innovus commands related to routing:

#### To Delete nets:

LUI : editDelete -net <net\_name> -type Regular CUI : delete routes -net <net name> -type Regular

#### To Select nets:

LUI: selectNet <net name>

CUI: select\_obj [get\_db nets <net name>]

To delete routing for only those nets that have violations:

LUI : editDelete -net < netName > -regular\_wire\_with\_drc
CUI: delete routes -net < netName > -regular wire with drc

To set top and bottom routing layer:

LUI: setDesignMode -bottomRoutingLayer < layer> and/or -topRoutingLayer < layer>

CUI: set\_db design\_bottom\_routing\_layer <layer> set db design top routing layer <layer>

#### Routing blockages:

LUI: createRouteBlk -box {bbox coordinates list} -layer <layer>

CUI: create route blockage -rects {{x1 y1 x2 y2} ...} -layers <layer>

#### Shield nets with NanoRoute:

LUI: setAttribute -net <net\_name> -shield\_net <specialNetName> -shield\_side <one\_side/two\_sides>

CUI: set\_route\_attributes -nets <net\_name> -shield\_nets <specialNetName> -shield\_side <one side/two sides>

#### To shielding a net before nano-route:

LUI: setAttribute -net <net\_name> -shield\_net <specialNetName> -shield\_side <one side/two sides>

CUI: set\_route\_attributes -nets <net\_name> -shield\_nets <specialNetName> -shield\_side <one\_side/two\_sides>

#### To shield clock nets:

LUI: create\_route\_type -name <route\_type\_name> -shield\_net <shield\_net\_name> set\_ccopt\_property route\_type <route\_type\_name> [-clock\_tree <clock\_tree\_name>] [-net\_type <top/trunk/leaf>]

CUI: create\_route\_type -name <route\_type\_name> -shield\_net <shield\_net\_name>



Run standalone shielding.

LUI: createShield

CUI: route\_add\_shields

#### **Reference:**

Digital VLSI design lecture 9 Routing – DR. Adam Teman [digital vlsi design lec 9 routing.pdf]

ROUTING - VLSI TALKS

Routing | vlsi4freshers

VLSI Physical Design: From Graph Partitioning to Timing Closure [VLSI Physical Design: From Graph]

Partitioning to Timing Closure

How to delete and re-route specified nets with NanoRoute

Techniques for addressing the routing DRCs in Innovus

How to shield the nets with NanoRoute